# |
NAME |
DIR |
[LSB:MSB] |
SIG |
ATTRIBUTES |
75Q
|
fpga_0_radio_bridge_slot_2_radio_RX_ADC_OTRB_pin |
I |
1 |
fpga_0_radio_bridge_slot_2_radio_RX_ADC_OTRB |
|
76Q
|
fpga_0_radio_bridge_slot_2_radio_dac_PLL_LOCK_pin |
I |
1 |
fpga_0_radio_bridge_slot_2_radio_dac_PLL_LOCK |
|
77Q
|
fpga_0_radio_bridge_slot_2_radio_EEPROM_IO |
IO |
1 |
fpga_0_radio_bridge_slot_2_radio_EEPROM_IO |
|
78Q
|
fpga_0_radio_bridge_slot_2_converter_clock_out_pin |
O |
1 |
fpga_0_radio_bridge_slot_2_converter_clock_out |
|
79Q
|
fpga_0_radio_bridge_slot_2_dac_spi_clk_pin |
O |
1 |
fpga_0_radio_bridge_slot_2_dac_spi_clk |
|
80Q
|
fpga_0_radio_bridge_slot_2_dac_spi_cs_pin |
O |
1 |
fpga_0_radio_bridge_slot_2_dac_spi_cs |
|
81Q
|
fpga_0_radio_bridge_slot_2_dac_spi_data_pin |
O |
1 |
fpga_0_radio_bridge_slot_2_dac_spi_data |
|
82Q
|
fpga_0_radio_bridge_slot_2_radio_24PA_pin |
O |
1 |
fpga_0_radio_bridge_slot_2_radio_24PA |
|
83Q
|
fpga_0_radio_bridge_slot_2_radio_5PA_pin |
O |
1 |
fpga_0_radio_bridge_slot_2_radio_5PA |
|
84Q
|
fpga_0_radio_bridge_slot_2_radio_ANTSW_pin |
O |
0:1 |
fpga_0_radio_bridge_slot_2_radio_ANTSW |
|
85Q
|
fpga_0_radio_bridge_slot_2_radio_B_pin |
O |
0:6 |
fpga_0_radio_bridge_slot_2_radio_B |
|
86Q
|
fpga_0_radio_bridge_slot_2_radio_DAC_I_pin |
O |
0:15 |
fpga_0_radio_bridge_slot_2_radio_DAC_I |
|
87Q
|
fpga_0_radio_bridge_slot_2_radio_DAC_Q_pin |
O |
0:15 |
fpga_0_radio_bridge_slot_2_radio_DAC_Q |
|
88Q
|
fpga_0_radio_bridge_slot_2_radio_LED_pin |
O |
0:2 |
fpga_0_radio_bridge_slot_2_radio_LED |
|
89Q
|
fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_CLAMP_pin |
O |
1 |
fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_CLAMP |
|
90Q
|
fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_HIZ_pin |
O |
1 |
fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_HIZ |
|
91Q
|
fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_SLEEP_pin |
O |
1 |
fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_SLEEP |
|
92Q
|
fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_clk_pin |
O |
1 |
fpga_0_radio_bridge_slot_2_radio_RSSI_ADC_clk |
|
93Q
|
fpga_0_radio_bridge_slot_2_radio_RX_ADC_DCS_pin |
O |
1 |
fpga_0_radio_bridge_slot_2_radio_RX_ADC_DCS |
|
94Q
|
fpga_0_radio_bridge_slot_2_radio_RX_ADC_DFS_pin |
O |
1 |
fpga_0_radio_bridge_slot_2_radio_RX_ADC_DFS |
|
95Q
|
fpga_0_radio_bridge_slot_2_radio_RX_ADC_PWDNA_pin |
O |
1 |
fpga_0_radio_bridge_slot_2_radio_RX_ADC_PWDNA |
|
96Q
|
fpga_0_radio_bridge_slot_2_radio_RX_ADC_PWDNB_pin |
O |
1 |
fpga_0_radio_bridge_slot_2_radio_RX_ADC_PWDNB |
|
97Q
|
fpga_0_radio_bridge_slot_2_radio_RxEn_pin |
O |
1 |
fpga_0_radio_bridge_slot_2_radio_RxEn |
|
98Q
|
fpga_0_radio_bridge_slot_2_radio_RxHP_pin |
O |
1 |
fpga_0_radio_bridge_slot_2_radio_RxHP |
|
99Q
|
fpga_0_radio_bridge_slot_2_radio_SHDN_pin |
O |
1 |
fpga_0_radio_bridge_slot_2_radio_SHDN |
|
100Q
|
fpga_0_radio_bridge_slot_2_radio_TxEn_pin |
O |
1 |
fpga_0_radio_bridge_slot_2_radio_TxEn |
|
101Q
|
fpga_0_radio_bridge_slot_2_radio_dac_RESET_pin |
O |
1 |
fpga_0_radio_bridge_slot_2_radio_dac_RESET |
|
102Q
|
fpga_0_radio_bridge_slot_2_radio_spi_clk_pin |
O |
1 |
fpga_0_radio_bridge_slot_2_radio_spi_clk |
|
103Q
|
fpga_0_radio_bridge_slot_2_radio_spi_cs_pin |
O |
1 |
fpga_0_radio_bridge_slot_2_radio_spi_cs |
|
104Q
|
fpga_0_radio_bridge_slot_2_radio_spi_data_pin |
O |
1 |
fpga_0_radio_bridge_slot_2_radio_spi_data |
|
105R
|
fpga_0_radio_bridge_slot_3_radio_ADC_I_pin |
I |
0:13 |
fpga_0_radio_bridge_slot_3_radio_ADC_I |
|
106R
|
fpga_0_radio_bridge_slot_3_radio_ADC_Q_pin |
I |
0:13 |
fpga_0_radio_bridge_slot_3_radio_ADC_Q |
|
107R
|
fpga_0_radio_bridge_slot_3_radio_DIPSW_pin |
I |
0:3 |
fpga_0_radio_bridge_slot_3_radio_DIPSW |
|
108R
|
fpga_0_radio_bridge_slot_3_radio_LD_pin |
I |
1 |
fpga_0_radio_bridge_slot_3_radio_LD |
|
109R
|
fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D_pin |
I |
0:9 |
fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_D |
|
110R
|
fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_OTR_pin |
I |
1 |
fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_OTR |
|
111R
|
fpga_0_radio_bridge_slot_3_radio_RX_ADC_OTRA_pin |
I |
1 |
fpga_0_radio_bridge_slot_3_radio_RX_ADC_OTRA |
|
112R
|
fpga_0_radio_bridge_slot_3_radio_RX_ADC_OTRB_pin |
I |
1 |
fpga_0_radio_bridge_slot_3_radio_RX_ADC_OTRB |
|
113R
|
fpga_0_radio_bridge_slot_3_radio_dac_PLL_LOCK_pin |
I |
1 |
fpga_0_radio_bridge_slot_3_radio_dac_PLL_LOCK |
|
114R
|
fpga_0_radio_bridge_slot_3_radio_EEPROM_IO |
IO |
1 |
fpga_0_radio_bridge_slot_3_radio_EEPROM_IO |
|
115R
|
fpga_0_radio_bridge_slot_3_converter_clock_out_pin |
O |
1 |
fpga_0_radio_bridge_slot_3_converter_clock_out |
|
116R
|
fpga_0_radio_bridge_slot_3_dac_spi_clk_pin |
O |
1 |
fpga_0_radio_bridge_slot_3_dac_spi_clk |
|
117R
|
fpga_0_radio_bridge_slot_3_dac_spi_cs_pin |
O |
1 |
fpga_0_radio_bridge_slot_3_dac_spi_cs |
|
118R
|
fpga_0_radio_bridge_slot_3_dac_spi_data_pin |
O |
1 |
fpga_0_radio_bridge_slot_3_dac_spi_data |
|
119R
|
fpga_0_radio_bridge_slot_3_radio_24PA_pin |
O |
1 |
fpga_0_radio_bridge_slot_3_radio_24PA |
|
120R
|
fpga_0_radio_bridge_slot_3_radio_5PA_pin |
O |
1 |
fpga_0_radio_bridge_slot_3_radio_5PA |
|
121R
|
fpga_0_radio_bridge_slot_3_radio_ANTSW_pin |
O |
0:1 |
fpga_0_radio_bridge_slot_3_radio_ANTSW |
|
122R
|
fpga_0_radio_bridge_slot_3_radio_B_pin |
O |
0:6 |
fpga_0_radio_bridge_slot_3_radio_B |
|
123R
|
fpga_0_radio_bridge_slot_3_radio_DAC_I_pin |
O |
0:15 |
fpga_0_radio_bridge_slot_3_radio_DAC_I |
|
124R
|
fpga_0_radio_bridge_slot_3_radio_DAC_Q_pin |
O |
0:15 |
fpga_0_radio_bridge_slot_3_radio_DAC_Q |
|
125R
|
fpga_0_radio_bridge_slot_3_radio_LED_pin |
O |
0:2 |
fpga_0_radio_bridge_slot_3_radio_LED |
|
126R
|
fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_CLAMP_pin |
O |
1 |
fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_CLAMP |
|
127R
|
fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_HIZ_pin |
O |
1 |
fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_HIZ |
|
128R
|
fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_SLEEP_pin |
O |
1 |
fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_SLEEP |
|
129R
|
fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_clk_pin |
O |
1 |
fpga_0_radio_bridge_slot_3_radio_RSSI_ADC_clk |
|
130R
|
fpga_0_radio_bridge_slot_3_radio_RX_ADC_DCS_pin |
O |
1 |
fpga_0_radio_bridge_slot_3_radio_RX_ADC_DCS |
|
131R
|
fpga_0_radio_bridge_slot_3_radio_RX_ADC_DFS_pin |
O |
1 |
fpga_0_radio_bridge_slot_3_radio_RX_ADC_DFS |
|
132R
|
fpga_0_radio_bridge_slot_3_radio_RX_ADC_PWDNA_pin |
O |
1 |
fpga_0_radio_bridge_slot_3_radio_RX_ADC_PWDNA |
|
133R
|
fpga_0_radio_bridge_slot_3_radio_RX_ADC_PWDNB_pin |
O |
1 |
fpga_0_radio_bridge_slot_3_radio_RX_ADC_PWDNB |
|
134R
|
fpga_0_radio_bridge_slot_3_radio_RxEn_pin |
O |
1 |
fpga_0_radio_bridge_slot_3_radio_RxEn |
|
135R
|
fpga_0_radio_bridge_slot_3_radio_RxHP_pin |
O |
1 |
fpga_0_radio_bridge_slot_3_radio_RxHP |
|
136R
|
fpga_0_radio_bridge_slot_3_radio_SHDN_pin |
O |
1 |
fpga_0_radio_bridge_slot_3_radio_SHDN |
|
137R
|
fpga_0_radio_bridge_slot_3_radio_TxEn_pin |
O |
1 |
fpga_0_radio_bridge_slot_3_radio_TxEn |
|
138R
|
fpga_0_radio_bridge_slot_3_radio_dac_RESET_pin |
O |
1 |
fpga_0_radio_bridge_slot_3_radio_dac_RESET |
|
139R
|
fpga_0_radio_bridge_slot_3_radio_spi_clk_pin |
O |
1 |
fpga_0_radio_bridge_slot_3_radio_spi_clk |
|
140R
|
fpga_0_radio_bridge_slot_3_radio_spi_cs_pin |
O |
1 |
fpga_0_radio_bridge_slot_3_radio_spi_cs |
|
141R
|
fpga_0_radio_bridge_slot_3_radio_spi_data_pin |
O |
1 |
fpga_0_radio_bridge_slot_3_radio_spi_data |
|
142S
|
sys_rst_pin |
I |
1 |
sys_rst_s |
RESET |
143T
|
fpga_0_rs232_RX_pin |
I |
1 |
fpga_0_rs232_RX |
|
144T
|
fpga_0_rs232_TX_pin |
O |
1 |
fpga_0_rs232_TX |
|
145U
|
user_io_board_controller_opbw_0_cs_pin |
O |
1 |
user_io_board_controller_opbw_0_cs |
|
146U
|
user_io_board_controller_opbw_0_resetlcd_pin |
O |
1 |
user_io_board_controller_opbw_0_resetlcd |
|
147U
|
user_io_board_controller_opbw_0_scl_pin |
O |
1 |
user_io_board_controller_opbw_0_scl |
|
148U
|
user_io_board_controller_opbw_0_sdi_pin |
O |
1 |
user_io_board_controller_opbw_0_sdi |
|
|